۲ ## 328555(28) # B. E. (Fifth Semester) Examination, April-May/ lad in the (New Scheme) 128 all many 1. (2) (ET&T Engg. Branch) #### ADVANCED MICROPROCESSOR and INTERFACING Time Allowed: Three hours Maximum Marks: 80 Minimum Pass Marks 1-28 10 11 111 Note: Attempt all questions. Part (a) of each question is compulsory. Attempt any two parts from (b), (c) and (d) of each unit. #### **Unit-I** - 1. (a) Compare 8085 $\mu$ P & 8086 $\mu$ P. 2 - (b) Explain the Pipeline Architecture of 8086 µP with its register organization. अक्षा जार 7 | Γ | 7 | -1 | |---|---|----| | | 4 | н | | | (c) | Explain the following Pins of 8086 μP | 7 | |----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | | | (i) $\overline{Rq}/\overline{gt}_0$ , $\overline{Rq}/\overline{gt}_1$ | | | | | (ii) $\overline{S}_0$ , $\overline{S}_1$ , $\overline{S}_2$<br>(iii) $QS_0$ & $QS_1$ | | | | (d) | Explain the 8087 NDP co-processor in detail. | 7 | | | | `menus d Unit-II ( & 1 a) | | | 2. | (a) | Define REP prefix: | 2 | | | (b) | Explain the Addressing Modes with suitable example. | 7 | | | (c) | Write a program to find out the largest number from<br>an unordered array of 16-8 bit number stored<br>sequentially in the memory location starting at offset | | | | | 0500H in the segment 2000H. | 7 | | | (d) | Explain Interrupts of 8086 in detail with IUT structure. | 7 | | | | Tellin I | | | | | To aimin as the Shelk amount Land | | | 3. | (a) | Compare 8259 & 8259 A. | 2 | | | (b) | Interface two 4 K $\times$ 8 EPROMS and two 4 K $\times$ 8 | | RAM chips with 8086. Select suitable maps. 328555(28) 7 - (c) Interfrace pgrammable timer 8254 and 8086 $\mu P$ at an address 0040H for counter 0 and write an ALP to generate a square wave of period of 1 ms. The 8086 and 8254 run at 6 MHz and 1.5 MHz respectively. - (d) Explain 8257 DMA controller in detail with suitable block diagram. ### Unit-IV - 4. (a) Define 8279 (Keyboard & Display Driver) in short. 2 - (b) Interface ADC08086 with 8086 $\mu$ P using 8255 ports use Port A of 8255 for transferring digital data output of ADC to the CPU and Port C for control signals. Assume that an analog input in present at the $i/P_2$ of the ADC and a clock input of suitable frequency is available for ADC. Draw the schematic and write required ALP. - (c) Design a stepper motor controller and write an ALP to rotate shaft of a 4-phase stepper motor. - (i) in clockwise 5 rotation. - (ii) in anti-clockwise 5 rotations. 7 7 | | (d) Interface LCD with 8086 $\mu P$ with suitable diagram. | 7 | |----|-----------------------------------------------------------------------------------------------------|-----| | | til/ me men kun men men under her sesse til en se | | | 5. | (a) Compare 80386 μP & 80486 μP | 2 | | | (b) Explain the architecture of $80386~\mu P$ with suitable | | | | diagram. | 7 | | | (c) Explain special registers of 80386 $\mu P$ in detail. | 7 | | | (d) What do you mean by Paging? Explain in detail. | . 7 | | | the hiterings which was emphasized of the state of the | | | | posts as Part And \$353 for uninstrume edigital date. Control of the CPU and Part C. Consorted. | | | | | | | | the Vill of the ADC and a clock terms of aquable | | | | | | | | 9.1.4 Destepar entre line | | | | (c) thesen a stepper apply, connoting unit original ALP to rotate shall of a 4-phase stapper arotal | | | | | | | | | |